## 5. Instructions

In addition to its various addressing modes, the TLCS-900 series also has a powerful instruction set. The basic instructions are classified into the following nine groups:

- Load instructions (8/16/32 bits)
- Exchange instructions (8/16 bits)
- Block transfer and Block search instructions (8/16 bits)
- Arithmetic operation instructions (8/16/32 bits)
- Logical operation instructions (8/16/32 bits)
- Bit operation instructions (1 bit)
- Special operations, CPU control instructions
- Rotate and Shift instructions (8/16/32 bits)
- Jump, Call, and Return instructions

Table 5.1 lists the basic instructions of the TLCS-900 series. For details of instructions, see Appendix A; for the instruction list, Appendix B; for the instruction code map, Appendix C; and for the differences between the TLCS-90 and TLCS-900 series, Appendix D.

Table 5.1 TLCS-900 Series Basic Instructions

|         | <br>I        |                                                                                                                                            |                                                  |  |  |  |
|---------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|--|--|
| LD      | dst, src     | Load dst←src                                                                                                                               |                                                  |  |  |  |
| PUSH    | src          | Push src data to stack. SP←SP – size: (SP) ←src                                                                                            |                                                  |  |  |  |
| POP     | dst          | Pop data from stack to dst. dst←(SP): SP←SP + size                                                                                         |                                                  |  |  |  |
| LDA     | dst, src     | Load address: set sro                                                                                                                      | effective address in dst.                        |  |  |  |
| LDAR    | dst, PC + dd | Load address relative set program counter                                                                                                  | e:<br>relative address value in dst. dst←PC + dd |  |  |  |
| EX      | dst1, dst2   | Exchange dst1 and d                                                                                                                        |                                                  |  |  |  |
| MIRR    | dst          | Mirror-invert dst bit                                                                                                                      |                                                  |  |  |  |
|         |              |                                                                                                                                            |                                                  |  |  |  |
| LDI     |              | Load increment                                                                                                                             |                                                  |  |  |  |
| LDIR    |              | Load increment repe                                                                                                                        | at                                               |  |  |  |
| LDD     |              | Load decrement                                                                                                                             |                                                  |  |  |  |
| LDDR    |              | Load decrement repe                                                                                                                        | eat                                              |  |  |  |
| CPI     |              | Compare increment                                                                                                                          |                                                  |  |  |  |
| CPIR    |              | Compare increment                                                                                                                          | repeat                                           |  |  |  |
| CPD     |              | Compare decrement                                                                                                                          |                                                  |  |  |  |
| CPDR    |              | Compare decrement                                                                                                                          |                                                  |  |  |  |
| J. 2.1. |              | 55p.a5 255.55                                                                                                                              |                                                  |  |  |  |
| ADD     | dst, src     | Add                                                                                                                                        | dst←dst + src                                    |  |  |  |
| ADC     | dst, src     | Add with carry                                                                                                                             | dst←dst + src + CY                               |  |  |  |
| SUB     | dst, src     | Subtract                                                                                                                                   | dst←dst – src                                    |  |  |  |
| SBC     | dst, src     | Subtract with carry                                                                                                                        | dst←dst – src – CY                               |  |  |  |
| СР      | dst, src     | Compare                                                                                                                                    | dst – src                                        |  |  |  |
| AND     | dst, src     | And                                                                                                                                        | dst←dst AND src                                  |  |  |  |
| OR      | dst, src     | Or                                                                                                                                         | dst←dst OR src                                   |  |  |  |
| XOR     | dst, src     | Exclusive-or                                                                                                                               | dst←dst XOR src                                  |  |  |  |
| INC     | imm, dst     | Increment                                                                                                                                  | dst←dst + imm                                    |  |  |  |
| DEC     | imm, dst     | Decrement                                                                                                                                  | dst←dst – imm                                    |  |  |  |
| MUL     | dst, src     | Multiply unsigned                                                                                                                          | dst←dst (low) ×src                               |  |  |  |
| MULS    | dst, src     | Multiply signed                                                                                                                            | dst←dst (low) ×src                               |  |  |  |
| DIV     | dst, src     | Divide unsigned                                                                                                                            |                                                  |  |  |  |
|         |              | dst (low) ← dst ÷ src<br>dst (high) ← remaind<br>V flag set due to divis                                                                   | ler<br>sion by 0 or overflow.                    |  |  |  |
| DIVS    | dst, src     | Divide signed dst (low) ← dst ÷ src dst (high) ← remainder: sign is same as that of dividend. V flag set due to division by 0 or overflow. |                                                  |  |  |  |
|         | I            |                                                                                                                                            |                                                  |  |  |  |

| MULA  | dst      | Multiply and add                                                  |                                           | $\frac{dst}{dst} \leftarrow \frac{dst}{dst} + \frac{(XDE)}{16bits} \times \frac{(XHL - 1)}{16bits}$ |
|-------|----------|-------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------|
| MINC1 | num, dst | Modulo increment                                                  | 1                                         |                                                                                                     |
| MINC2 | num, dst | Modulo increment                                                  | 2                                         |                                                                                                     |
| MINC4 | num, dst | Modulo increment                                                  | 4                                         |                                                                                                     |
| MDEC1 | num, dst | Modulo decrement                                                  | :1                                        |                                                                                                     |
| MDEC2 | num, dst | Modulo decrement                                                  | 2                                         |                                                                                                     |
| MDEC4 | num, dst | Modulo decrement                                                  | 4                                         |                                                                                                     |
|       |          |                                                                   |                                           |                                                                                                     |
| NEG   | dst      | Negate dst                                                        | ←0 – dst (Twos                            | complement)                                                                                         |
| CPL   | dst      | Complement dst                                                    | ←not dst (Ones o                          | complement)                                                                                         |
| EXTZ  | dst      | Extend zero: set up                                               | per data of dst t                         | o 0.                                                                                                |
| EXTS  | dst      | Extend signed: cop                                                | y the MSB of the                          | lower data of dst to upper data.                                                                    |
| DAA   | dst      | Decimal adjustment                                                | t accumulator                             |                                                                                                     |
| PAA   | dst      | Pointer adjustment<br>when dst is odd, inc<br>if dst (0) = 1 then | rement dst by 1 t                         | to make it even.                                                                                    |
| LDCF  | bit, src | Load carry flag: cop                                              | oy src <bit> valu</bit>                   | e to C flag.                                                                                        |
| STCF  | bit, dst | Store carry flag: co                                              | py C flag value to                        | odst<br>bit>.                                                                                       |
| ANDCF | bit, src | And carry flag:                                                   |                                           |                                                                                                     |
|       |          | and src < bit > value                                             | e and C flag, ther                        | load the result to C flag.                                                                          |
| ORCF  | bit, src | Or carry flag: or src                                             | <bit> and C fla</bit>                     | g, then load result to C flag.                                                                      |
| XORCF | bit, src | Exclusive-or carry fla                                            |                                           | g,                                                                                                  |
|       |          |                                                                   |                                           | ag, then load result to C flag.                                                                     |
| RCF   |          | Reset carry flag: res                                             | set C flag to 0.                          |                                                                                                     |
| SCF   |          | Set carry flag: set C                                             | _                                         |                                                                                                     |
| CCF   | İ        | Complement carry f                                                | -                                         | g value.                                                                                            |
| ZCF   |          | •                                                                 | •                                         | d value of Z flag to C flag.                                                                        |
|       |          |                                                                   |                                           |                                                                                                     |
| BIT   | bit, src | Bit test: Z flag ← no                                             |                                           |                                                                                                     |
| RES   | bit, dst |                                                                   | it>←0                                     |                                                                                                     |
| SET   | bit, dst |                                                                   | it>←1                                     |                                                                                                     |
| CHG   | bit, dst | Bit change dst < b                                                | it>←not dst <b< td=""><td>t&gt;</td></b<> | t>                                                                                                  |
| TSET  | bit, dst | Bit test and set:<br>Z flag ← not dst < b<br>dst < bit > ← 1      | it>                                       |                                                                                                     |

| BS1F | A, dst          | Bit search 1 forward: search dst for the first bit set to 1 starting from the LSB, then set the bit number in the A register. |  |  |  |  |
|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BS1B | A,dst           | Bit search 1 backward: search dst for the first bit set to 1 starting fom the MSB, then set the bit number in the A register. |  |  |  |  |
| NOP  |                 | No operation                                                                                                                  |  |  |  |  |
| EI   | imm             | Enable interrupt. IFF←imm                                                                                                     |  |  |  |  |
| DI   |                 | Disable maskable interrupt. IFF←7                                                                                             |  |  |  |  |
| PUSH | SR              | Push status registers.                                                                                                        |  |  |  |  |
| POP  | SR              | Pop status registers.                                                                                                         |  |  |  |  |
| SWI  | imm             | Software interrupt PUSH PC&SR JP FFFF00H + 10H×imm                                                                            |  |  |  |  |
| HALT |                 | Halt CPU.                                                                                                                     |  |  |  |  |
|      |                 |                                                                                                                               |  |  |  |  |
| LDC  | CTRL – REG, reg | Load control: copy the register contents to control register of CPU.                                                          |  |  |  |  |
| LDC  | reg, CTRL – REG | Load control: copy the control register contents to register.                                                                 |  |  |  |  |
| LDX  | dst, src        | Load extract. dst←src                                                                                                         |  |  |  |  |
|      |                 |                                                                                                                               |  |  |  |  |
| LINK | reg, dd         | Link: generate stack frame. PUSH reg LD reg, XSP ADD XSP, dd                                                                  |  |  |  |  |
| UNLK | reg             | Unlink: delete stack frame.<br>LD XSP, reg<br>POP reg                                                                         |  |  |  |  |
| LDF  | imm             | Load register file pointer:<br>specify register bank. RFP←imm                                                                 |  |  |  |  |
| INCF |                 | Increment register file pointer:                                                                                              |  |  |  |  |
|      |                 | move to new register bank. RFP←RFP + 1                                                                                        |  |  |  |  |
| DECF |                 | Decrement register file pointer:<br>return to previous register bank. RFP←RFP – 1                                             |  |  |  |  |
| scc  | cc, dst         | Set dst with condition codes.  if cc then dst ←1  else dst ←0.                                                                |  |  |  |  |

| RLC  | num, dst    | Rotate left without carry                                                        | CY ← MSB ← LSB ←                |
|------|-------------|----------------------------------------------------------------------------------|---------------------------------|
|      |             |                                                                                  | CY → MSB → LSB →                |
| RRC  | num, dst    | Rotate right without carry                                                       | CT IVISB -> LSB                 |
| RL   | num, dst    | Rotate left                                                                      | CY ← MSB ← LSB                  |
| RR   | num, dst    | Rotate right                                                                     | → CY → MSB → LSB →              |
| SLA  | num, dst    | Shift left arithmetic                                                            | CY   MSB ← LSB ← 0              |
| SRA  | num, dst    | Shift right arithmetic                                                           | $\sim$ CY MSB $\rightarrow$ LSB |
| SLL  | num, dst    | Shift left logical                                                               | CY ← MSB ← LSB ← 0              |
| SRL  | num, dst    | Shift right logical                                                              | → CY 0→ MSB → LSB →             |
| RLD  | dst         | Rotate left digit                                                                | 7 4 3 0 7 4 3 0<br>Areg dst     |
| RRD  | dst         | Rotate right digit                                                               | 7 4 3 0 7 4 3 0<br>Areg dst     |
|      |             |                                                                                  |                                 |
| JR   | cc, PC + d  | Jump relative (8-bit displaceme<br>if cc then PC←PC + d.                         | ent)                            |
| JRL  | cc, PC + dd | Jump relative long (16-bit displied if cc then PC←PC + dd.                       | acement)                        |
| JP   | cc, dst     | Jump                                                                             |                                 |
| CALR | RC + dd     | if cc then PC←dst.<br>Relative call (16-bit displaceme<br>PUSH PC<br>PC←PC + dd. | nt)                             |
| CALL | cc, dst     | Call relative if cc then PUSH PC PC←dst.                                         |                                 |
| DJNZ | dst, PC + d | Decrement and jump if non-ze<br>dst←dst – 1<br>if dst ≠ 0 then PC←PC + d.        | ro                              |
| RET  | сс          | Return<br>if cc then POP PC.                                                     |                                 |
| RETD | dd          | Return and deallocate  RET  XSP←XSP + dd                                         |                                 |
| RETI |             | Return from interrupt<br>POP SR&PC                                               |                                 |

Table 5.2 Instruction List

| BWL<br>BWL<br>BWL | LD<br>LD<br>LD | reg, reg<br>reg, imm<br>reg, mem | BWL         |                 | nm3, reg<br>nm3, mem.B/W |            | NOP           |                                |
|-------------------|----------------|----------------------------------|-------------|-----------------|--------------------------|------------|---------------|--------------------------------|
| BWL               | ΙĎ             | mem, reg                         |             |                 |                          |            | EI            | [imm3]                         |
| BW-               | LD             | mem, imm                         | D) A /      |                 |                          |            | DI            |                                |
| BW-<br>BW-        | LD<br>LD       | (nn), mem<br>mem, (nn)           | BW-         | MUL<br>*MULS    | reg, reg<br>reg, imm     | -W-<br>-W- | *PUSH<br>*POP | SR<br>SR                       |
|                   |                | , (,                             |             | DIV             | reg, mem                 |            | SWI           | [imm3]                         |
| BWL               | PUSH           | roa/E                            |             | *DIVS           |                          | BWL        | HALT<br>*LDC  | CTDL D rog                     |
| BW-               | PUSH           | reg/F<br>imm                     | -W-         | *MULA           | reg                      | BWL        | *LDC          | CTRL – R, reg<br>reg, CTRL – R |
| BW-               | PUSH           | mem                              |             |                 | _                        | В          | *LDX          | (n), n                         |
| BWL               | POP            | reg/F                            | -W-<br>-W-  | *MINC1          | imm, reg<br>imm, reg     | L          | *LINK         | reg, dd                        |
| BW-               | POP            | mem                              | -W-         | *MINC4          | imm, rea                 | <u>Ē</u>   | *UNLK         | reg                            |
|                   |                |                                  | -W-<br>-W-  | *MDEC1          | imm, reg                 |            | *LDF<br>*INCF | imm3                           |
| -WL               | LDA            | reg, mem                         | -vv-<br>-W- | *MDEC4          | imm, reg<br>imm, reg     |            | *DECF         |                                |
| -WL               | LDAR           | reg, PC + dd                     |             |                 | _                        | BW-        | *SCC          | cc, reg                        |
|                   |                |                                  | BW-<br>BW-  | NEG<br>CPL      | reg<br>reg               | BWL        | RLC           | imm, reg                       |
|                   |                |                                  | -WL         | *EXTZ           | reg                      | ""         | RRC           | A, reg                         |
| B                 | EX             | F, F'                            | -WL         | *EXTS           | reg                      |            | RL            | mem. B/W                       |
| BW-<br>BW-        | EX<br>EX       | reg, reg<br>mem, reg             | B<br>-WL    | DAA<br>*PAA     | reg<br>reg               |            | RR<br>SLA     |                                |
|                   |                | ,                                |             |                 |                          |            | SRA           |                                |
| <sub>-w-</sub>    | *MIRR          | reg                              | BW-         | *LDCF           | imm, reg                 |            | SLL<br>SRL    |                                |
| ""                | William        | reg                              | D V V -     | *STCF           | A, reg                   |            |               |                                |
|                   |                |                                  |             | *ANDCF          | imm, mem.B               | B          | RLD           | [A,] mem                       |
| BW-               | LDI            |                                  |             | *ORCF<br>*XORCF | A, mem.B                 | B          | RRD           | [A,] mem                       |
| BW-               | LDIR           |                                  |             |                 |                          |            |               |                                |
| BW-<br>BW-        | LDD<br>LDDR    |                                  |             | RCF<br>SCF      |                          |            | JR<br>JRL     | [cc,] PC + d<br>[cc,] PC + dd  |
| BVV-              | LDDK           |                                  |             | CCF             |                          |            | JP JP         | [cc.] mem                      |
| D)4/              | CDI            |                                  |             | *ZCF            |                          |            | CALR          | PC + dd                        |
| BW-<br>BW-        | CPI<br>CPIR    |                                  | BW-         | BIT             | imm, reg                 |            | CALL          | [cc,] mem                      |
| BW-               | CPD            |                                  |             | RES             | imm, mem.B               | BW-        | DJNZ          | [reg], PC + d                  |
| BW-               | CPDR           |                                  |             | SET<br>*CHG     |                          |            | RET           | [cc]                           |
|                   |                |                                  |             | TSET            |                          |            | *RETD         | dd                             |
| BWL               | ADD            | reg, reg                         | 187         | *DC45           | A                        |            | RETI          |                                |
|                   | ADC<br>SUB     | reg, imm<br>reg, mem             | -W-         | *BS1F<br>*BS1B  | A, reg                   |            |               |                                |
|                   | SBC            | mem, reg                         |             |                 |                          |            |               |                                |
|                   | CP<br>AND      | mem, imm.B/W                     |             |                 |                          |            |               |                                |
|                   | OR             |                                  |             |                 |                          |            |               |                                |
|                   | XOR            |                                  |             |                 |                          |            |               |                                |

<sup>★</sup> B = Byte (8 bits), W = Word (16 bits), L = Long-Word (32 bits).

st: Indicates instruction added to the TLCS-90 series.

<sup>[]:</sup> Indicates can be omitted.

### 6. Data Formats

The TLCS-900 series can handle 1/4/8/16/32-bit data.

#### (1) Register Data Format

<Data image>



Note 1: To access the parts indicated by , the instruction code is one byte longer than when accessing the other parts.

#### (2) Memory Data Format

Note 2 : There are no restrictions on the location of word or long word data in memory. They can be located from even or odd numbered address.

Note 3 : When the PUSH instruction is used to save data to the stack area, the stack pointer is decremented, then the data is saved.

Example: PUSH HL; 
$$XSP \leftarrow XSP - 2$$
  
 $(XSP) \leftarrow L$   
 $(XSP+1) \leftarrow H$ 

This is the same in register indirect pre-decrement mode. The order is reversed in the TLCS-90 series: data is saved first, then the stack pointer is decremented.

Example: PUSH HL; 
$$(XSP-1) \leftarrow H$$
  
 $(XSP-2) \leftarrow L$   
 $XSP \leftarrow XSP - 2$ 

## (3) Dynamic Bus Sizing

The TLCS-900 series can switch between 8- and 16-bit data buses dynamically during each bus cycle. This is called dynamic bus sizing. The function enables external memory extension using both 8- and 16-bit data bus memories. Products with a built-in chip select/wait controller can control external data bus size for each address area.

Table 6.1 Dynamic Bus Sizing

| Operand   | Operand start | Data size at | CPU address | CPU data   |            |  |
|-----------|---------------|--------------|-------------|------------|------------|--|
| data size | address       | memory side  |             | D15 to D8  | D7 to D0   |  |
| 8 bits    | 2n + 0        | 8 bits       | 2n + 0      | xxxxx      | b7 to b0   |  |
|           | (even)        | 16 bits      | 2n + 0      | xxxxx      | b7 to b0   |  |
|           | 2n + 1        | 8 bits       | 2n + 1      | xxxxx      | b7 to b0   |  |
|           | (odd)         | 16 bits      | 2n + 1      | b7 to b0   | xxxxx      |  |
| 16 bits   | 2n + 0        | 8 bits       | 2n + 0      | xxxxx      | b7 to b0   |  |
|           | (even)        |              | 2n + 1      | xxxxx      | b15 to b8  |  |
|           |               | 16 bits      | 2n + 0      | b15 to b8  | b7 to b0   |  |
|           | 2n + 1        | 8 bits       | 2n + 1      | xxxxx      | b7 to b0   |  |
|           | (odd)         |              | 2n + 2      | xxxxx      | b15 to b8  |  |
|           |               | 16 bits      | 2n + 1      | b7 to b0   | xxxxx      |  |
|           |               |              | 2n + 2      | xxxxx      | b15 to b8  |  |
| 32 bits   | 2n + 0        | 8 bits       | 2n + 0      | xxxxx      | b7 to b0   |  |
|           | (even)        |              | 2n + 1      | xxxxx      | b15 to b8  |  |
|           |               |              | 2n + 2      | xxxxx      | b23 to b16 |  |
|           |               |              | 2n + 3      | xxxxx      | b31 to b24 |  |
|           |               |              | 2n + 0      | b15 to b8  | b7 to b0   |  |
|           |               | 16 bits      | 2n + 2      | b31 to b24 | b23 to b16 |  |
|           | 2n + 1        | 8 bits       | 2n + 1      | xxxxx      | b7 to b0   |  |
|           | (odd)         |              | 2n + 2      | xxxxx      | b15 to b8  |  |
|           |               |              | 2n + 3      | xxxxx      | b23 to b16 |  |
|           |               |              | 2n + 4      | xxxxx      | b31 to b24 |  |
|           |               | 16 bits      | 2n + 1      | b7 to b0   | xxxxx      |  |
|           |               |              | 2n + 2      | b23 to b16 | b15 to b8  |  |
|           |               |              | 2n + 4      | xxxxx      | b31 to b24 |  |

xxxxx : During read, indicates the data input to the bus are ignored. During write, indicates the bus is at high impedance and the write strobe signal is non-active.

#### (4) Internal Data Bus Format

With the TLCS-900 series, the CPU and the internal memory (built-in ROM or RAM) are connected via a 16-bit internal data bus. The internal memory operates with 0 wait. The CPU and the built-in I/Os are connected using an 8-bit internal data bus. This is because the built-in I/O access speed has little influence on the overall system operation speed.

Overall system operation speed depends largely on the speed of program memory access. The built-in I/O operates in sync with the signal phase of the CLK pin. It is synchronized so that the CLK rises (\_\_\_\_\_) in the middle of the bus cycle. (Figure 7.1 shows signal phases.) If the CLK is "1" when the ALE signal rises, 1 wait is inserted automatically for synchronization.

# 7. Basic Timings

The TLCS-900 series runs the following basic timings.

- Read cycle
- Write cycle
- Dummy cycle
- Interrupt receive timing
- Reset

Figures 7.1 to 7.10 show the basic timings.



Note: CLK outputs are not always the same as the above phases.

Figure 7.1 0 WAIT Read/Write Cycle



Figure 7.2 1WAIT Read/Write Cycle



Figure 7.3 1WAIT + n Read/Write Cycle (n = 0)



Figure 7.4 1WAIT + n Read/Write Cycle (n = 1)



Figure 7.5 2WAIT Read/Write Cycle



Figure 7.6 1 State Dummy Cycle



Note: This timing chart is a theoretical example. In practice, due to the operation of the bus interface unit in the CPU, external bus and internal interrupt receive timings do not correspond one to one.

Figure 7.7 Interrupt Receive Timing



Figure 7.8 Reset Timings (external ROM operation: TMP95C061)

Note: •••• indicates pulled up internally.